





| FEATURES:                                                                                                                        | BENEFITS:                                                                                                                 |
|----------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|
| <ul> <li>6.5 Gbps 72 × 72 strictly nonblocking switch matrix with multicast and<br/>output striping programming modes</li> </ul> | <ul> <li>468-Gbps aggregate bandwidth in a single chip for<br/>storage, FC, blade server, and Ethernet systems</li> </ul> |
| Fourth-generation input signal equalization (ISE) with programmable control globally or on a per-channel basis                   | Addresses system-level and board-level signal integent intersymbol interface (ISI) jitter issues                          |
| Adjustable output pre-emphasis EQ                                                                                                | EQ and drive flexibility for driving boards, cables, and drive flexibility for driving boards.                            |
| Differential current mode logic (CML) data output driver                                                                         | Convenient I/O flexibility for interfacing with multiple                                                                  |
| Protocol-independent switching and data transmission                                                                             | Can be used with latest storage, Ethernet, and network                                                                    |
| 10-W typical power dissipation                                                                                                   | Low 140-mW per-channel power dissipation                                                                                  |
| 33 mm × 33 mm, 1.27 mm pin pitch, 613-pin FCBGA package                                                                          | ▶ Layout-friendly package and pinout for easier PCB                                                                       |
| Parallel and serial programming modes for configuration and monitoring                                                           | Programming and control convenience                                                                                       |
| Software control to optimize power dissipation                                                                                   | Controlled power reduction for unused ports                                                                               |

# APPLICATIONS:

- Core and metro transport
- ► Enterprise

- Blade servers
- High-speed automated test equipment
- Broadcast video systems
- Storage, Ethernet, and networking equipment



random access programming of each input and output port.

A high degree of signal integrity is maintained throughout the device by fully differential signal paths. Programmable input EQ and output pre-emphasis settings enable maximum customization for the application. Each data output can be programmed to connect to one of the inputs. The signal path is unregistered and fully asynchronous, so there are no restrictions on the phase, frequency, or signal pattern on any input.

port-by-port basis, or multiple program assignn issued simultaneously.

Unused channels may be powered down to switch in applications that require only a Power-down is enabled in software by progra outputs with a power-down code.

> 741 Cam

Tel:

Fax:

www

sale

## BACKPLANE APPLICATION:



## SPECIFICATIONS:

- 6.5-Gbps NRZ per-channel data rate
- > 2.5-V power supply (2.5-V or 3.3-V program port power supply)
- > 2.5-V or 3.3-V CMOS TTL-compatible I/O
- Differential CML I/O with integrated termination impedance
- ▶ 0 °C to 85 °C operating temperature range

#### Trademarks <sup>™</sup>

Vitesse, ASIC-Friendly, FibreTimer, TimeStream, Snoop Loop, Super FEC, FOCUSConnect, Meigs-II, Meigs-IIe, Lansing, Campbell-I, Barrington, PaceMaker, HOVCAT48, HOVCAT48e, HOVCAT192, HOVCAT192e, Micro PHY, FOCUS32, FOCUS16, IQ2200, NexSAS, VersaCAT, GigaStream, HawX, SparX, StaX, VstaX, SimpliPHY, VeriPHY, ActiPHY, XFP PRO, SFP PRO, Smart-LINK, OctalMAC, EQ Technology are trademarks in the United States and/or other jurisdictions of Vitesse Semiconductor Corporation. All other trademarks or registered trademarks mentioned herein are the property of their respective holders.

#### Copyright © 2006

Vitesse Semiconductor Corporation ("Vitesse") retains the right to make changes to its products or specifications to improve performance, reliability or manufacturability. All information in this document, including descriptions of features, functions, performance, technical specifications and availability, is subject to change without notice at any time. While the information furnished herein is held to be accurate and reliable, no responsibility will be assumed by Vitesse for its use. Furthermore, the information contained herein does not convey to the purchaser of microelectronic devices any license under the patent right of any manufacturer.